American Journal of Applied Sciences 11 (8): 1193-1200, 2014 ISSN: 1546-9239 © 2014 Nazar and Kannan, This open access article is distributed under a Creative Commons Attribution (CC-BY) 3.0 license doi:10.3844/ajassp.2014.1193.1200 Published Online 11 (8) 2014 (http://www.thescipub.com/ajas.toc)

# CHARACTERISTIC ANALYSIS OF DUAL GATE METAL OXIDE SEMICONDUCTOR FIELD EFFECT TRANSISTOR BY MATHEMATICAL MODELING

# <sup>1</sup>Abdul Nazar, C.A. and <sup>2</sup>V. Kannan

<sup>1</sup>M.G.R University, Chennai, India <sup>2</sup>Jeppiaar Institute of Technology, Kunnam, India

Received 2014-03-19; Revised 2014-04-17; Accepted 2014-05-05

# ABSTRACT

In this study, the characteristics of DGMOSFET were obtained using mathematical modeling. The variations of characteristics were analyzed with different conditions into consideration. Different parameters behavior is analyzed, such as Transcapacitance variation with the gate voltage, threshold voltage variation with respect to lateral straggle parameter and temperature, mobile charge density variation is also analyzed and also the drain characteristics of the DGMOSFET. The maximum drain current is obtained as 40 mA. The work is done using SPICE simulation software. The results obtained are in greater coherence with previous theoretical investigations.

Keywords: DGMOSFET, Drain Current, Transconductance

## **1. INTRODUCTION**

Researchers have been working on the performance of the devices from past two decades. DGMOSFET is one such milestone in the evolution of devices. Silicon on insulator technology is extremely attractive in terms of performance and advanced scalability. As compared to bulk silicon, the architecture of DGMOSFETs is more flexible because more parameters, such as thicknesses of film and buried oxide, substrate doping and back gate bias, can be used for optimization and scaling. It is well known that the short-channel effects are remarkably reduced in SOI films. Since bulk MOSFETs are expected to reach their limit for gate lengths below 30 nm (Chaudhry and Kumar, 2004; Brown et al., 2002), alternative architectures have been proposed to overcome their limitations. The Double-Gate (DG) transistor is considered one of the most promising devices for extremely scaled CMOS technology generations (Widiez et al., 2005).

Indeed, due to a good electrostatic control of the channel by the two gates, it is expected to provide

smaller short-channel effects, near ideal sub-threshold slopes and higher drive currents when compared to single-gate transistors. Advantage of Double gate SOI MOSFET over conventional, Single Gate MOSFET can be described in terms of performance and potential for ultimate Scaling. The Peculiarity of DG-MOSFET is that the top and bottom gates are biased simultaneously to established equal surface potential VG1 = VG2, for identical gate oxides, Or VG1 = VG2 (tox1/tox2) to compensate for the difference in front and back oxide thickness (Widiez *et al.*, 2005).

#### 1.1. Theory

In a conventional, bulk-silicon microcircuit, the active elements are located in a thin surface layer and are isolated from the silicon body with a depletion layer of a p-n junction. The leakage current of this p-n junction exponentially increases with temperature and is responsible for several serious reliability problems. Excessive leakage currents and high power dissipation limit the operation of microcircuits at high temperatures. Parasitic n-p-n and p-n-p transistors formed in neighboring

Corresponding Author: Abdul Nazar, C.A., M.G.R University, Chennai, India



insulating tubs can cause latch-up failures and significantly degrade the circuit performance.

Silicon-on-insulator technology employs a thin layer of silicon isolated from a silicon substrate by a relatively thick layer of silicon oxide. The SOI technology dielectrically isolates components and in conjunction with the lateral isolation, reduces various parasitic circuit capacitances and thus, eliminates the possibility of latchup failures. **Figure 1** shows the typical structure of DGMOSFET. The mathematical modeling (Jazaeri *et al.*, 2013; Smith, 2008) of the device is explained as follows.

The Gaussian profile in the channel region is modelled as:

$$N_{SD}(x) = N_{SD}(P)e^{-x^2} / 2\sigma_L^0$$

- NCD (P)-peak of gaussian profile =  $1 \times 10^{20} \text{ cm}^{-3}$
- The gate work fn is 4.6ev
- Degenerated doping value  $N_{de}$  -2.7×10<sup>19</sup> cm<sup>-3</sup>
- Parabolic potential distribution along the vertical direction:

$$\Psi(\mathbf{x}, \mathbf{y}) = \mathbf{a}(\mathbf{x}) + \mathbf{b}(\mathbf{x})\mathbf{y} + \mathbf{c}(\mathbf{x})\mathbf{y}^2$$

where, a(x),b(x),c(x) determined using boundary conditions continuity of electric flux at the S<sub>i</sub>-S<sub>io2</sub> interface  $\Psi(x,0) = \alpha(x)$ :

$$\begin{split} \Psi(x,t_{si}) &= a(x) + b(x)t_{si} + c(x)t_{si}^2 \\ \frac{\partial \Psi(x,y)}{\partial y} &= b(x).1 + c(x).2y \\ \frac{\partial \Psi(x,y)}{\partial y} \Big|_{y = 0} &= b(x) + c(x)2y = b(x) \\ \frac{\partial \Psi(x,y)}{\partial y} \Big|_{y = t_{si}} &= b(x) + c(x).2t_{si} = b(x) + 2c(x)t_{si} \end{split}$$

Now:

$$\left. \frac{\partial \Psi(x,y)}{\partial y} \right|_{y=0} \frac{\epsilon_{ox}}{\epsilon_{si}} \frac{(\Psi f(x) - (V_{GS} - V_{fb})}{t_{\sigma x}} \\ \frac{\partial \Psi(x,y)}{\partial y} \right|_{y=t} \frac{\epsilon_{\sigma x}}{\epsilon_{si}} \frac{((V_{GS} - V_{fb}) - \Psi b(x)}{t_{\sigma x}}$$

 $\begin{array}{lll} V_{GS} &= & Applied \mbox{ gate potential} \\ V_{fb} &= & Flat \mbox{ band voltage} \\ \Psi f \left( x \right) &= & Front \mbox{ surface potentials} \\ \Psi b \left( x \right) &= & Back \mbox{ surface potentials} \end{array}$ 



Solving Equation 1 and 8:

$$c(x) = \frac{\varepsilon_{ox}}{\varepsilon_{si}t_{si}} \frac{((V_{GS} - V_{fb}) - \Psi f(x))}{t_{cx}}$$

For a weak inversion operation, the 2D poisson equation, at  $S_i$ - $S_{io2}$  interface, considering lateral source drain profile:

$$\frac{\partial^{2\Psi}}{\partial x^{2}} + \frac{\partial^{2}\Psi}{\partial y^{2}} = \frac{qNa^{-}}{\epsilon_{si}} - \frac{qN_{sD}^{+}(x)}{\epsilon_{si}}$$

 $Na^{-}$  = Ionized acceptor concentration  $N_{SD}^{+}(x)$  = Ionized donor concentration

$$N_{SD^{+}(X)} = \frac{(N_{SD}(P)e^{\frac{-x^{2}}{2\sigma_{L}^{2}}} + N_{SD}(P)e^{\frac{-(L_{g}-x)^{2}}{2\sigma_{L}^{2}}}}{(1 + SD_{e}^{((EF-ED)/KT)})}$$

 $\begin{array}{l} E_F \ = \ Fermi \ level \\ E_D \ = \ Donor \ level \ of \ N_{SD}(X) \\ E_F \ = \ (E_g/2) + KTIn(N_{SD}(X)/ni_{eff}) \end{array}$ 

$$E_{\rm D} = E_{\rm geff} - EI \rightarrow \tag{1}$$

Ionization energy EI considering many body effects involving ionized donor  $-\overline{e}$  interaction is:

$$E_{10} - (1^{-3}\sqrt{N_{SD}(X) / N_{de}} = El$$

For Arsenic:

$$E_{IO} - 0.054 ev$$

Degenerated doping value:

$$N_{de} = 2.7 \times 10^{19} \text{ cm}^{-3}$$

SD-spin degeneracy factor. The effective intrinsic concentration:

$$n_{ieff} = \sqrt{ni^2 e^{\Delta Eg/KT}}$$

 $E_{geff} = E_g - \Delta e_g \rightarrow effective bandgap$ 

 $E_g$  = Band gap (silicone-1.17ev, 1.11ev)

 $n_i$  = Carrier density of intrinsic semiconductor

AJAS

Using the potential expression of (1) and the values of a(x),b(x),c(x), the poisson can be written as i.e.,:

$$\begin{split} &\frac{\partial^2 \Psi}{\partial x^2} + \frac{\partial^2 \Psi}{\partial y^2} = \frac{q N_a^{-}}{\epsilon_{si}} - \frac{q N_{SD}^{+}(X)}{\epsilon_{si}} \\ &\frac{\partial \Psi f(x)}{\partial x^2} - \frac{\Psi f(x)}{\lambda^2} = \frac{q (N_a^{-} - N_{SD}^{+}(X))}{\epsilon_{si}} - \frac{(V_{GS} - V_{fb})}{\lambda^2} \end{split}$$

where, natural length:

$$\lambda = \sqrt{(\varepsilon_{si} t_{si} t_{\sigma x}) / (2\varepsilon_{\sigma x})}$$
  
$$t_{si} \rightarrow 2to3 \text{ nm}$$
  
$$t_{ox} \rightarrow 10 \text{ mm} - 1.2 \text{ nm}$$

The solution of (9) can be carried out by calculating its complimentary fn and the particular integral.

Calculation of PI including the Gaussian term is mathematically very complex to implement in a compact model.

We have approximated the PI by considering the absolute value of Gaussian profile at each point of the channel.

The above equation can be written as:

$$\Psi f = C_{1e}^{-x/\lambda} + C_{2e}^{x/\lambda} + PI$$

Where:

$$PI = (V_{GS} - V_{fb}) - \lambda^2 q \frac{(N_a - N_{SD}^+(x))}{\varepsilon_{si}} \rightarrow$$
(2)

C1,C2-calculated using boundary condition at effective S/D ends:

$$\Psi_{f}(S_{eff}) = V_{bi}$$
$$\Psi_{f}(D_{eff}) = V_{bi} + V_{Def}$$

The effective S/D ends are calculated when S/D doping concentration reaches the critical value of  $N_{\rm de}{\rm :}$ 

$$S_{eff} \sqrt{\ln(N_{de}/N_{SD}(P)) \times (-2\sigma_L^2)} \rightarrow$$
 (3)

$$L_{eff} = L_{g} - 2 \times S_{eff} \rightarrow$$
(4)

$$D_{eff} = L_g - S_{eff} = S_{eff} + L_{eff} \rightarrow$$
(5)

$$\mathbf{C}_{1} = \left(\frac{\mathbf{V}_{bi} - \mathbf{C}_{2} \mathbf{e}^{\text{Seff}/\lambda} - \mathbf{PI}}{\mathbf{e}^{\text{Seff}/\lambda}}\right) \rightarrow$$
(6)

$$\mathbf{C}_{2} = \left( \frac{\left(\mathbf{V}_{bi} - \mathbf{PI}\right) \left(1 - \left(e^{\left(-\mathbf{D}_{eff}/\lambda\right)}\right) / \left(e^{\left(-\mathbf{S}_{eff}/\lambda\right)}\right)\right) + \mathbf{V}_{DS}}{\left(e^{\left(-\mathbf{S}_{eff}/\lambda\right)}\right) e^{-\frac{\mathbf{D}_{eff}}{\lambda}}} \right) \rightarrow (7)$$

Build in potential  $(V_{bi})$  can be approximately used as:

$$V_{bi}: V_t ln\left(\frac{N_{de}N_a}{n_{ieff}^2}\right) \to$$
(8)

 $V_t = \frac{K^{1}}{q}$  - Thermalvoltage

The min potential point:

$$\mathbf{x}_{\min} = \frac{\lambda}{2} \ln \left( (\mathbf{C}_1 / \mathbf{C}_2)_{\max} \right)$$

Is calculated by equating:

$$\partial \Psi_{f} / = 0$$

The threshold voltage is defined as the gate voltage when the channel  $\tau$  densitives at the min potential point reach the channel doping density:

This yields the expression for V<sub>t</sub>:

$$\begin{split} V_{th} = V_{fb} + 2\varphi - C_{1max} e^{\frac{-x_{min}}{\lambda}} - C_{2max} e^{\frac{x_{min}}{\lambda}} \\ + \frac{\lambda^2 q \left(N_a^- - N_{SD}^+(x_{min})\right)}{\epsilon_{si}} \end{split}$$

Where:

$$n_i(T) = 5.29 \times 10^{19} (T / 300)^{2.54} exp^{(-6726/T)}$$

$$\phi = V_t \ln(N_a/n_i)$$
$$n_i = 8.3e^9 \text{cm}^{-3}$$

$$T = 298.15K$$



1195

AJAS

#### **1.2. Dual Gate MOSFET**

The concept of a Double-gate MOSFET is that it efficientlycontrols the channel from gates on both sides of the channelinstead of one gate in planar bulk MOSFETs. Controllingthe channel by multiple gates has its supremacy of better control over the channelinversion, so the short channel effect is reduced. Morespecifically, reducing the current leakage and eliminatingthe drain-induced barrier lowering effect areexamples of superiority in double-gate MOSFETs. (Antoniadis *et al.*, 2006; Keyes, 1986; Mohapatra *et al.*, 2012).

The new methodologies give rise to two paths; one is the introduction of new materials into the classical single gate MOSFETs where we can develop uniaxial/biaxial strain (Widiez et al., 2005; Smith, 2008; Vaddi et al., 2012) and which improves the carrier mobility and drive current by introducing new materials in the channel region. Second is the development of non-classical Multigate MOSFETs which is very good concept for further scaling of the device dimensions (Antoniadis et al., 2006; Keyes, 1986; Dunga et al., 2006). Kumar et al. (2007) had shown the effect of strain/Ge mole fraction on the threshold voltage for a single gate MOSFET. DG-MOSFETs have substituted traditional bulk MOSFETs, which suffer from severe second-order effects, such as short channel effects that result in performance loss (Young, 1989).

### 2. RESULTS

In this section, the results obtained by the mathematical modeling and simulation of the device structure shown in **Fig. 1** are presented.

 $V_{\rm S}$   $V_{\rm G}$   $t_{\rm eq}$   $V_{\rm D}$ Top gate Source  $L_{\rm g}$  Drain Bottom gate

Figure 2 represents the typical dual gate MOSFET and its operation.

**Figure 3** represents the drain current variation with respect to the gate voltage and this graph represent the convention FET device characteristics, which is very encouraging. The maximum drain current value obtained in this case is 40 mA with a gate source voltage variation from 0 to 10V.

**Figure 4** represents the mobile charge density variation with respect to lateral direction.

**Figure 5** represents the threshold voltage variation with respect to the lateral straggle, a key parameter for a DGMOSFET structure characterization.

Figure 6 and 7 represents the Transcapacitance variation with the gate to source voltage for different doping concentration values and Fig. 8 represents the effect of temperature on the threshold voltage of the device.



Fig. 1. Typical structure of DGMOSFET



Fig. 2. Dual gate MOSFET operation





Abdul Nazar, C.A. and V. Kannan / American Journal of Applied Sciences 11 (8): 1193-1200, 2014







Abdul Nazar, C.A. and V. Kannan / American Journal of Applied Sciences 11 (8): 1193-1200, 2014

Fig. 5. Threshold voltage variation with lateral straggle



Fig. 6. Transcapacitance variation with gate voltage at nd1





Fig. 7. Transcapacitance variation with gate voltage at Nd2



Fig. 8. Threshold voltage variation with temperature



Abdul Nazar, C.A. and V. Kannan / American Journal of Applied Sciences 11 (8): 1193-1200, 2014

# **3. CONCLUSION**

The operation of DGMOSFET brings significant advantages: Scalability, high current drive, low short channel effects, excellent transconductance. The results represents the variation of the parameters like threshold voltage, Transcapacitance under different biasing and other constraints, this would necessarily establish their effect on the performance of the device, particularly in the device characteristics. This study can be extended for different illumination conditions of DGMOSFET, which may in turn increase the performance of the device. The futurescope of this study also exist in the comparative study of various multigate devices.

## **4. REFERENCES**

- Antoniadis, D.A., I. Aberg, C. NiChleirigh, O.M. Nayfeh and A. Khakifirooz *et al.*, 2006. Continuous MOSFET performance increase with device scaling: The role of strain and channel material innovations. IBM J. Res. Dev., 50: 363-376. DOI: 10.1147/rd.504.0363
- Brown, A.R., J.R. Watling and A. Asenov, 2002. A 3-D atomistic study of archetypal double gate MOSFET structures. J. Comput. Electron., 1: 165-169. DOI: 10.1023/A:1020704919992
- Chaudhry, A. and M.J. Kumar, 2004. Controlling shortchannel effects in deep submicron SOI MOSFETs for improved reliability: A review. IEEE Trans. Device Mater. Rel., 4: 99-109. DOI:10.1103/PhysRevA.69.042703
- Dunga, M.V., C.H. Lin, X.J. Xi, D.D. Lu and A.M. Niknejad *et al.*, 2006. Modeling advanced FET technology in a compact model. IEEE Trans. Elec. Devices, 53: 1971-1978. DOI: 10.1109/TED.2005.881001

- Jazaeri, F., L. Barbut and J. Michel, 2013. Transcapacitance modeling in junctionless symmetric double-gate MOSFETs. IEEE Trans. Elec. Devices, 60: 4034-4040. DOI: 10.1109/TED.2013.2285013
- Keyes, R.W., 1986. High-mobility FET in strained silicon. IEEE Trans. Elec. Devices, 33: 863-863. DOI: 10.1109/T-ED.1986.22579
- Kumar, M.J., V. Venkataraman and S. Nawal, 2007. Impact of strain or ge content on the threshold voltage of nanoscale strained-Si/SiGe Bulk MOSFETs. IEEE Trans. Dev. Materials Reliability, 7: 181-187. DOI: 10.1109/TDMR.2006.889269
- Mohapatra, S.K., K.P. Pradhan and P.K. Sahu, 2012. Nanoscale SOI n-MOSFETs with different gate engineering having biaxial strained channel-a superlative study. J. Electron Devices, 15: 1261-1268.
- Smith, S., 2008. Microelectronic circuits.
- Vaddi, R., R. Agarwal and S. Dasgupta, 2012. compact modeling of a generic double-gate MOSFET with Gate-S/D underlap for subthreshold operation. IEEE Trans. Electron Dev., 59: 2846-2849. DOI: 10.1109/TED.2012.2208464
- Widiez, J., J. Lolivier, M. Vinet, T. Poiroux and B. Previtali *et al.*, 2005. Experimental evaluation of gate architecture influence on DG SOI MOSFETs performance. IEEE Trans. Elec. Dev., 52: 1772-1779. DOI: 10.1109/TED.2005.851824
- Young, K.K., 1989. Short-channel effect in fully depleted SOI MOSFETs. IEEE Trans. Elec. Dev., 36: 399-402. DOI: 10.1109/16.19942

