TY - JOUR AU - Gafsi, Zied AU - Hassen, Nejib AU - Mhiri, Mongia AU - Besbes, Kamel PY - 2007 TI - A New Efficient-Silicon Area MDAC Synapse JF - American Journal of Applied Sciences VL - 4 IS - 6 DO - 10.3844/ajassp.2007.378.385 UR - https://thescipub.com/abstract/ajassp.2007.378.385 AB - Using the binary representation ΣiDi2i in the Multiplier digital to analog converter (MDAC) synapse designs have crucial drawbacks. Silicon area of transistors, constituting the MDAC circuit, increases exponentially according to the number of bits. This latter is generated by geometric progression of common ratio equal to 2. To reduce this exponential increase to a linear growth, a new synapse named Arithmetic MDAC (AMDAC) is designed. It functions with a new representation based on arithmetic progressions. Using the AMS CMOS 0.35μm technology the silicon area is reduced by a factor of 40%.